# ECE 351 Verilog and FPGA Design

Week 5\_2: Review Roy's solution to Exercise #2
RTL programming statements (wrap-up)

Review Roy's Homework #1 solution

Roy Kravitz

Electrical and Computer Engineering Department Maseeh College of Engineering and Computer Science

1

2

Roy's solution to Exercise #2



# Exercise 2 – Combinational Logic (RTL programming statements) sv stimulus\_generator.sv(GEN) • Generate test cases • Generate "swifth" values SW LED mux





5

### RTL Programming statements (wrap-up)

Source material drawn from:

- Roy's ECE 351 and ECE 571 lecture material
- · RTL Modeling with SystemVerilog by Stuart Sutherland
- Logic Design and Verification Using SystemVerilog by Donald Thomas

ECE 351 Verilog and FPGA Design



6

5

SystemVerilog for loops

Source material drawn from:

- Roy's ECE 351 and ECE 571 lecture material
- RTL Modeling with SystemVerilog by Stuart Sutherland
- Logic Design and Verification Using SystemVerilog by Donald Thomas



### SystemVerilog looping statements

- Allow execution of a programming statement or begin..end group to be executed multiple times
- Looping statements:
  - for
  - repeat
  - while
  - do..while
  - foreach
  - forever

restrictions for synthesis

ECE 351 Verilog and FPGA Design



8

7

7

### for loops

Syntax:

for ( initial\_assignment; condition; step\_assignment)
 procedural\_statement

- Repeats the execution of the procedural statement a certain number of times
  - initial\_assignment is the starting value of the loop index
  - condition specifies when loop execution must stop;
     statement(s) in the loop are executed as long as the condition is true
  - step\_assignment specifies the assignment to modify (typically to increment or decrement the step count
- □ Ex:

```
integer k;
for (k = 0; k < MAX_RANGE; k = k + 1) begin
if (hold_data[k] == 0)
   // do something</pre>
```



### for loops (cont'd)

9

SystemVerilog permits declaration of the loop variable in the **for** loop

```
module chip (...); // SystemVerilog style loops
...
always ff @ (posedge clock) begin
   for (bit [4:0] i = 0; i <= 15; i++)
end
always ff @ (posedge clock) begin
   for (int i = 1;) i <= 1024; i += 1)
end
endmodule</pre>
```

When declared in this way, the loop variable is an automatic variable and

- Cannot be referenced hierarchically
- Has no existence (or value) outside the loop

ECE 351 Verilog and FPGA Design



9

### for loops (cont'd)

10

SystemVerilog: Multiple assignments are supported

```
for (int i=1, j=0; i*j < 128; i++, j+=3)
    ...
for (int i=1, byte j=0; i*j < 128; i++, j+=3)
    ...</pre>
```



### Synthesizing for loops

11

- Synthesis compilers "unroll" the loop
  - Statement or begin..end group is replicated the number of times that the loop iterates
  - For synthesis the number of loop iterations must be a fixed number of times (called a static loop)
- Static loop (also called a data-independent loop) -> number of iterations can be determined w/o having to know the value of any nets or variables
- □ Data-dependent loops cannot be synthesized because synthesis compiler cannot determine the number of times to replicate the logic inside the for loop
- Code synthesizable for loops w/ 0 delay -> result is combinational logic

ECE 351 Verilog and FPGA Design



11

```
12
Static Loop
module bus xor
\# (parameter N = 4)
                                // bus size
                               // scalable input size
(input logic [N-1:0] a, b,
                                // scalable output size
 output logic [N-1:0] y
  always comb begin
    for (int i=0; i<N; i++) begin</pre>
      y[i] = a[i] ^ b[(N-1)-i]; // XOR a and reverse order of b
    end
  end
endmodule: bus xor
always_comb begin
  y[0] = a[0] ^ b[3-0];
  y[1] = a[1] ^ b[3-1];
  y[2] = a[2] ^ b[3-2];
  y[3] = a[3] ^ b[3-3];
                                                               in[1]
                                     Technology independent schematic (no target ASIC or FPGA selected)
                                                              Portland State
ECE 351 Verilog and FPGA Design
                                 Source: Sutherland Fig. 6.7
```

12

### Data-dependent Loop

13

```
always_comb begin

// find lowest bit that is set in a 32-bit vector
low_bit = '0;
end_count = 32;
for (int i=0; <end_count; i++) begin

if (data[i]) begin
low_bit = i;
end_count = 1; // cause loop to terminate early
end
end

Cannot be synthesized
end_count cannot be statically determined

ECE 351 Verilog and FPGA Design
```

13

14

### More Looping Statements

Source material drawn from:

- Roy's ECE 351 and ECE 571 lecture material
- RTL Modeling with SystemVerilog by Stuart Sutherland
- Logic Design and Verification Using SystemVerilog by Donald Thomas



### repeat loops

15

☐ Syntax:

repeat ( loop\_count)
 procedural\_statement

- ☐ Executes the procedural statement *Loop\_count* times
  - Procedural statement could be a begin...end block of statements
- □ Ex:

```
repeat (count)
  sum = sum + 10;

repeat (shift_by) begin
  wdog_reg = wdog_reg << 1;
end

accum = repeat(load_count) @posedge(clk_rtc) //event ctrl
  accum + 1;</pre>
```

ECE 351 Verilog and FPGA Design



15

## Synthesizing repeat loops

16

- Synthesizable if the number of times the loop will iterate is fixed and not dependent on value of something that can change
- ☐ A static zero-delay repeat loop will synthesize to combinational logic
  - If output of combinational logic is registered in flip-flops the total propagation delay of the combinational logic must be less than a clock cyle



### 17 Synthesizing repeat loops (cont'd) module exponential # (parameter E = 3, // power exponent // input bus size parameter N = 4, parameter M = N\*2 // output bus size (input logic input logic [N-1:0] d, output logic [M-1:0] q always\_ff @(posedge clk) begin: power\_loop logic [M-1:0] q\_temp; // temp variable for inside the loop **if** (E == 0) $q \le 1$ ; // do to power of 0 is a decimal 1 else begin $q_{temp} = d;$ repeat (E-1) begin $q_{temp} = q_{temp} * d;$ q <= q\_temp; end end: power\_loop endmodule: exponential Portland State ECE 351 Verilog and FPGA Design Source: Sutherland Ex. 6.9

17



18

while loops

19

□ Syntax:

while ( condition) procedural\_statement

- ☐ Executes the procedural statement or begin..end block of statements until the specified condition becomes false
  - If the condition is false to begin with the procedural statement is never executed
  - If the condition is an x or a z it is treated as false
- □ Ex:

```
while (shift_by > 0) begin
  acc = acc << 1;
  shift_by = shift_by - 1;
end</pre>
```

ECE 351 Verilog and FPGA Design



19

### do...while loops

20

As with C, test is at end of loop so loop always executes at least once

```
always_comb begin
  do begin
   done = 0;
   OutOfBound = 0;
   out = mem[addr];
   if (addr < 128 || addr > 255) begin
      OutOfBound = 1;
      out = mem[128];
   end
   else if (addr == 128) done = 1;
   addr -= 1;
  end
  while (addr >= 128 && addr <= 255);
end</pre>
```



### Forever Loops

21

□ Syntax:

forever procedural\_statement

- Continuously execute the procedural statement
  - Could be a begin...end block of statements
- ☐ The only way out of the loop is with a disable statement
- □ Some form of timing controls must be used otherwise the forever loop will loop forever in zero delay
- □ Ex:

```
initial begin
  clk1hz = 0;

#5 forever
  #10 clk1hz = ~clk1hz;
end
```

ECE 351 Verilog and FPGA Design



21

### Loop control statements

22

SystemVerilog introduces C language break, continue, return

- Not necessary to have named begin...end blocks
- No goto
- Are synthesizable

```
// find first bit set within a range of bits
always_comb begin
  first_bit = 0;
  for (int i=0; i<=63; i=i+1) begin
    if (i < start_range) continue;
    if (i > end_range) break; // exit loop
    if ( data[i] ) begin
      first_bit = i;
      break; // exit loop
    end
  end // end of the loop
    ... // process data based on first bit set
end
```





## Roy's solution for Homework #1

ECE 351 Verilog and FPGA Design



23

### **Next Time**

24

- □ Topics:
  - Modeling combinational logic
  - Functions and tasks
  - Review for midterm exam
- ☐ You should:
  - Read Sutherland Ch 6
- □ Homework, projects and quizzes
  - Homework #2 will be released tonight. Due date adjusted to 10-May by 10:00 PM.
  - Zoom midterm exam scheduled for Thu, 06-May from 2:00 PM
     4:00 PM but I'd like to extend the exam for 30 minutes
    - Poll on exam length (2:00 4:30 vs. 1:30 4:00 vs. no extension)

